DocumentCode
454493
Title
Layout Driven Data Communication Optimization for High Level Synthesis
Author
Kastner, Ryan ; Gong, Wenrui ; Hao, Xin ; Brewer, Forrest ; Kaplan, Adam ; Brisk, Philip ; Sarrafzadeh, Majid
Author_Institution
Dept. of Electr. & Comput. Eng., California Univ., Santa Barbara, CA
Volume
1
fYear
2006
fDate
6-10 March 2006
Firstpage
1
Lastpage
6
Abstract
High level synthesis transformations play a major part in shaping the properties of the final circuit. However, most optimizations are performed without much knowledge of the final circuit layout. In this paper, we present a physically aware design flow for mapping high level application specifications to a synthesizable register transfer level hardware description. We study the problem of optimizing the data communication of the variables in the application specification. Our algorithm uses floorplan information that guides the optimization. We develop a simple, yet effective, incremental floorplanner to handle the perturbations caused by the data communication optimization. We show that the proposed techniques can reduce the wirelength of the final design, while maintaining a legal floorplan with the same area as the initial floorplan
Keywords
circuit optimisation; high level synthesis; integrated circuit layout; floorplan information; high level synthesis; layout driven data communication optimization; physically aware design flow; register transfer level hardware description; Circuit synthesis; Costs; Data communication; Design optimization; Flow graphs; Hardware; High level synthesis; Integrated circuit synthesis; Law; Registers;
fLanguage
English
Publisher
ieee
Conference_Titel
Design, Automation and Test in Europe, 2006. DATE '06. Proceedings
Conference_Location
Munich
Print_ISBN
3-9810801-1-4
Type
conf
DOI
10.1109/DATE.2006.244021
Filename
1657073
Link To Document