DocumentCode
455158
Title
Architecture Design of Low Power Integer Motion Estimation for H. 264/AVC
Author
Chen, Tung-Chien ; Chen, Yu-Han ; Tsai, Sung-Fang ; Chen, Liang-Gee
Author_Institution
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei
Volume
3
fYear
2006
fDate
14-19 May 2006
Abstract
In motion estimation, fast algorithms usually lead to an irregular searching flow, and the power reduction on architecture level is constrained for poor data reuse (DR). In this paper, a parallel IME hardware for H.264/AVC is proposed to well combine the techniques on algorithm and architecture levels. The "2-D SAD Tree" is adopted to support intra- and inter-candidate DR for the content-adaptive parallel-VBS four step search algorithm. A ladder-shaped reference data arrangement is proposed to support DR in both horizontal and vertical directions, while an advanced searching flow is applied to reduce the latency cycles. After these two techniques, 77.6% power of search window SRAMs can be reduced. According to the implementation result, in ultra low power mode, only 1.424 mW is required for realtime encoding CIF 30 fps videos with 13.5 MHz operation frequency
Keywords
motion estimation; search problems; video coding; 1.424 mW; 13.5 MHz; 2D SAD Tree; H.264/AVC; ladder-shaped reference data arrangement; low power integer motion estimation; search algorithm; Adders; Algorithm design and analysis; Automatic voltage control; Data engineering; Design engineering; Digital signal processing; Energy consumption; Frequency selective surfaces; Hardware; Motion estimation;
fLanguage
English
Publisher
ieee
Conference_Titel
Acoustics, Speech and Signal Processing, 2006. ICASSP 2006 Proceedings. 2006 IEEE International Conference on
Conference_Location
Toulouse
ISSN
1520-6149
Print_ISBN
1-4244-0469-X
Type
conf
DOI
10.1109/ICASSP.2006.1660800
Filename
1660800
Link To Document