DocumentCode
459584
Title
Timing Recovery Loop Delay Compensation by Optimal Loop Gains
Author
Xie, Jin ; Kumar, B. V K Vijaya
Author_Institution
Data Storage Systems Center (DSSC), Electrical and Computer Engineering Department, Carnegie Mellon University, Pittsburgh, PA 15213, USA. jxie@ece.cmu.edu
Volume
7
fYear
2006
fDate
38869
Firstpage
3229
Lastpage
3234
Abstract
Future data storage systems must cope with higher densities and lower signal-to-noise ratios. Decision-aided timing recovery loops will likely need a longer delay in the sequence detector to make reliable bit decisions. Loop delay degrades the dynamics of the phase-locked loop (PLL). In this paper we present a process to determine optimal gains for PLL with delay assuming that the timing drift is well modeled by a second order random walk. Simulation shows that the loss of lock rate from the proposed method is similar to the delay compensation method in [1, 2], with both approaches offering much lower loss of lock rates than conventional PLL without delay compensation. The simulation also shows there is an optimal delay. Method in [1, 2] adds components to the PLL, whereas no extra hardware is needed for the proposed method.
Keywords
Clocks; Data storage systems; Degradation; Delay; Detectors; Equalizers; Error correction codes; Finite impulse response filter; Phase locked loops; Timing jitter; Kalman filter; Loop Delay; Timing Recovery;
fLanguage
English
Publisher
ieee
Conference_Titel
Communications, 2006. ICC '06. IEEE International Conference on
Conference_Location
Istanbul
ISSN
8164-9547
Print_ISBN
1-4244-0355-3
Electronic_ISBN
8164-9547
Type
conf
DOI
10.1109/ICC.2006.255304
Filename
4024686
Link To Document