• DocumentCode
    464754
  • Title

    Global Interconnect Optimization in the Presence of On-chip Inductance

  • Author

    Roy, Abinash ; Chowdhury, Masud H.

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Illinois Univ., Chicago, IL
  • fYear
    2007
  • fDate
    27-30 May 2007
  • Firstpage
    885
  • Lastpage
    888
  • Abstract
    As technology advances, global interconnects in upper metal layers exhibit significant inductive effect with faster signal rise and fall times. Therefore, existing optimization schemes which optimize various performance parameters of global interconnects, such as, latency, bandwidth, repeater area, and power consumption based on RC delay models are affected by on-chip inductance and leads to degraded chip performance. This paper examines the impacts of inductance on these performance parameters, which were previously based on RC models. This paper also attempts to identify the limitations of these figures of merit (FOMs), and address the impact of line inductance on the methodology of global interconnect width and spacing optimization, and on different figures of merit
  • Keywords
    circuit optimisation; inductance; integrated circuit interconnections; RC delay models; figures of merit; global interconnect optimization; line inductance; on-chip inductance; spacing optimization; width optimization; Bandwidth; CMOS technology; Delay; Inductance; Integrated circuit interconnections; Optimization methods; Performance analysis; Power system interconnection; Repeaters; Wire;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on
  • Conference_Location
    New Orleans, LA
  • Print_ISBN
    1-4244-0920-9
  • Electronic_ISBN
    1-4244-0921-7
  • Type

    conf

  • DOI
    10.1109/ISCAS.2007.378048
  • Filename
    4252777