DocumentCode
465159
Title
An Incomplete Settling Technique for Pipelined Analog-to-Digital Converters
Author
Li, Fule ; Wang, ZhiHua ; Li, DongMei
Author_Institution
Inst. of Microelectron., Tsinghua Univ., Beijing
fYear
2007
fDate
27-30 May 2007
Firstpage
3590
Lastpage
3593
Abstract
This paper presents an incomplete settling design technique for switched-capacitor pipelined analog-to-digital converters (ADCs) to improve conversion rate. An improved multiplying digital-to-analog converter (MDAC) is introduced to eliminate the memory effect between adjacent samples in the conventional MDAC with insufficient settling time. The repeatable interstage gain error and nonlinearity due to incomplete settling are then corrected by a digital background calibration scheme. Behavioral simulations of two 13-bit incomplete settling ADCs, one with the improved MDACs and the other with the conventional MDACs, are performed in MATLAB to verify the proposed technique. The simulation results show that, the first ADC has an almost undegraded dynamic performance until the settling time decreases to 30% of the complete settling time, and at the point of 30% complete settling time, the improvement of SNDR and SFDR over the second one is 36.2dB and 52.4dBc, respectively.
Keywords
analogue-digital conversion; digital-analogue conversion; switched capacitor networks; 13 bit; digital background calibration; interstage gain error; memory effect; multiplying digital-to-analog converter; pipelined analog-to-digital converters; switched-capacitor networks; Analog-digital conversion; CMOS technology; Calibration; Capacitors; Digital-analog conversion; Error correction; Operational amplifiers; Power dissipation; Sampling methods; Voltage;
fLanguage
English
Publisher
ieee
Conference_Titel
Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on
Conference_Location
New Orleans, LA
Print_ISBN
1-4244-0920-9
Electronic_ISBN
1-4244-0921-7
Type
conf
DOI
10.1109/ISCAS.2007.378529
Filename
4253457
Link To Document