DocumentCode :
465356
Title :
Scalability of 3D-Integrated Arithmetic Units in High-Performance Microprocessors
Author :
Puttaswamy, Kiran ; Loh, Gabriel H.
Author_Institution :
Georgia Inst. of Technol., Atlanta
fYear :
2007
fDate :
4-8 June 2007
Firstpage :
622
Lastpage :
625
Abstract :
Three-dimensional integration provides a simultaneous improvement in wire-related delay and power consumption of microprocessor circuits. Prior work has looked at the performance, power, and area benefits of the 3D integration technology. In this paper, we investigate the scalability issues of 3D die-stacked arithmetic units. We explore the behavior of the 3D-integrated arithmetic circuits with increasing issue- width (parallel execution capability), transistor sizing, and temperature. We show that the 3D-integrated units have a lower latency degradation and lower rate of increase in energy consumption than the planar circuits with increasing issue-widths and operating temperatures. We demonstrate that the 3D-integrated circuits have less sensitivity to transistor sizing than the planar circuits.
Keywords :
digital arithmetic; microprocessor chips; transistor circuits; 3D die-stacked arithmetic units; 3D-integrated arithmetic units; energy consumption; high-performance microprocessor; microprocessor circuit; transistor sizing; Circuits; Clocks; Delay; Digital arithmetic; Energy consumption; Microprocessors; Parallel processing; Power engineering computing; Scalability; Temperature sensors; Design; Die-stacked 3D integration; Issue-width; Performance; Scalability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2007. DAC '07. 44th ACM/IEEE
Conference_Location :
San Diego, CA
ISSN :
0738-100X
Print_ISBN :
978-1-59593-627-1
Type :
conf
Filename :
4261257
Link To Document :
بازگشت