• DocumentCode
    465437
  • Title

    An Optimized Pipelined-Subranging ADC Architecture

  • Author

    Wu, Qiong ; Fan, Siqiang ; Wang, Albert ; Takasuka, Kaoru ; Takeuchi, S.

  • Author_Institution
    Dept. of Electrical & Computer Engineering, Illinois Institute of Tech., Chicago, USA
  • Volume
    1
  • fYear
    2006
  • fDate
    6-9 Aug. 2006
  • Firstpage
    2
  • Lastpage
    6
  • Abstract
    This paper reports an optimized pipelined-subranging ADC architecture that features new design techniques, such as, multiple MDACs, multiple open-loop residue amplifiers, relative comparison method and closed-loop circular resistive interpolation network. Multiple MDACs and multiple residue amplifier relaxes the linearity requirement down to the level that can be readily handled by the open-loop structure for fast settling while maintaining low power consumption. Relative comparison method helps to suppress the gain error caused by the inaccurate open-loop gain. The trade-off between speed and accuracy is broken by the circular resistive interpolation network. The new ADC architecture is successfully verified in design of a 12bit 100Msps pipelined-subranging ADC in commercial 0.35¿m CMOS technology with the following specifications achieved: 2Vpp differential input range, ±0.6LSB DNL, 70dB SFDR, 62dB SNDR, ± 2% FS gain error, power dissipation of 520mW and a die size of 9mm2
  • Keywords
    CMOS technology; Capacitors; Computer architecture; Design optimization; Energy consumption; Interpolation; Linearity; Power amplifiers; Power dissipation; Switches;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Circuits and Systems, 2006. MWSCAS '06. 49th IEEE International Midwest Symposium on
  • Conference_Location
    San Juan, PR
  • ISSN
    1548-3746
  • Print_ISBN
    1-4244-0172-0
  • Electronic_ISBN
    1548-3746
  • Type

    conf

  • DOI
    10.1109/MWSCAS.2006.381980
  • Filename
    4267057