Title :
Noise Suppression in a Class-D Amplifier Using a Three-Level Converter
Author :
Trehan, Chintan ; Chao, Kwong S.
Author_Institution :
Electrical and Computer Engineering Department, Texas Tech University, Lubbock, TX 79409. Email: chintan.trehan@ttu.edu
Abstract :
An architecture that reduces the harmonics of the output signal of a class-D amplifier using a three-level converter has been proposed. The structure consists of a sigma-delta modulator which converts a 15-bit input signal into a 2-bit signal at the clock frequency of 2.822 MHz. This signal drives a three-level diode clamped output power stage. The proposed structure, designed and simulated using 2.5V TSMC 0.25u process, enables the in-band noise suppression, improves the signal-to-noise ratio and reduces the switching losses and hence the complexity of the low-pass filter at the output.
Keywords :
Clocks; Delta-sigma modulation; Diodes; Frequency conversion; Noise reduction; Power amplifiers; Power generation; Power harmonic filters; Signal design; Signal to noise ratio;
Conference_Titel :
Circuits and Systems, 2006. MWSCAS '06. 49th IEEE International Midwest Symposium on
Conference_Location :
San Juan, PR
Print_ISBN :
1-4244-0172-0
Electronic_ISBN :
1548-3746
DOI :
10.1109/MWSCAS.2006.382037