• DocumentCode
    46565
  • Title

    Submicrometer Organic Thin-Film Transistors: Technology Assessment Through Noise Margin Analysis of Inverters

  • Author

    Zanella, Frederic ; Marjanovic, Nenad ; Ferrini, Rolando ; Pengg, Franz Xaver ; Enz, Christian C. ; Sallese, Jean-Michel

  • Author_Institution
    CSEM Muttenz, Muttenz, Switzerland
  • Volume
    61
  • Issue
    5
  • fYear
    2014
  • fDate
    May-14
  • Firstpage
    1508
  • Lastpage
    1514
  • Abstract
    In this paper, we propose a methodology to evaluate the potential of submicrometer organic thin-film transistors (OTFTs) with nanoimprinted gate and self-aligned source and drain contacts. In the first step, the dedicated static model we previously reported is updated to account for the subthreshold regime and is used to simulate a zero-VGS inverter (one of the most basic unipolar logic gate). Based on the extracted noise margins, two methodologies were studied to assess the potential of this technology in terms of p-logic digital circuits. The first one is De Vusser´s VT-based method that we adapted to our OTFT model. The second one relies on statistical modeling and takes into account the actual worst case scenario for an inverter in terms of noise margins. It better represents the experimental distribution because of specific corner models. The different analysis studied in this paper shows that these OTFTs, in the current state of the technology, are still not ready for complex digital circuits as the throughput is expected to be quite low. In addition, the proposed methodology and related interpretation are technology-independent therefore this analysis may serve as a basis to characterize unipolar-logic printed electronics and can be further extended to complementary-logic circuits.
  • Keywords
    logic circuits; logic gates; organic field effect transistors; semiconductor device models; semiconductor device noise; statistical analysis; thin film transistors; OTFT model; complementary-logic circuits; corner models; drain contacts; inverters; nanoimprinted gate; noise margin analysis; p-logic digital circuits; self-aligned source; statistical modeling; submicrometer organic thin-film transistors; technology assessment; unipolar-logic printed electronics; Adaptation models; Integrated circuit modeling; Inverters; Noise; Organic thin film transistors; Inverter; noise margin; organic thin-film transistor (OTFT); submicrometer; yield; yield.;
  • fLanguage
    English
  • Journal_Title
    Electron Devices, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9383
  • Type

    jour

  • DOI
    10.1109/TED.2014.2304624
  • Filename
    6777284