DocumentCode :
469463
Title :
Continuous time digitizer utilizing multiphase sampling technique
Author :
Hwang, Chorng-Sii ; Sung, Chih-Wei ; Tsao, Hen-Wai
Author_Institution :
Nat. Yunlin Univ. of Sci. & Technol., Yunlin
Volume :
1
fYear :
2007
fDate :
Oct. 26 2007-Nov. 3 2007
Firstpage :
374
Lastpage :
378
Abstract :
In this paper, the new architecture of a high-speed continuous time digitizer is proposed. With the aid of a two-level multiphase sampling technique, the time digitizer can use only 16 delay cells and DFFs to perform the flash-type conversion of 64-stage interpolation. The time digitizer can obtain 78 ps resolution with a reference frequency running at 200 MHz. The continuous input clock frequency can be up to 250 MHz. The test chip is fabricated in TSMC 0.18 mum 1P6M mixed mode process. The layout area occupies 1.08 mm2. The DNL is within -0.62 ~ +0.51 and INL within -0.99 ~ +0.98. A novel clock multiplier is also introduced to provide multiphase generation with the frequency output range within 0.64 ~ 1.8 GHz.
Keywords :
analogue-digital conversion; nuclear electronics; TSMC 1P6M mixed mode process; clock multiplier; flash-type conversion; high-speed continuous time digitizer; two-level multiphase sampling technique; Circuits; Clocks; Delay effects; Delay lines; Frequency; Jitter; Sampling methods; Signal resolution; Time measurement; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nuclear Science Symposium Conference Record, 2007. NSS '07. IEEE
Conference_Location :
Honolulu, HI
ISSN :
1095-7863
Print_ISBN :
978-1-4244-0922-8
Electronic_ISBN :
1095-7863
Type :
conf
DOI :
10.1109/NSSMIC.2007.4436352
Filename :
4436352
Link To Document :
بازگشت