DocumentCode :
472398
Title :
Performance evaluation of VHDL coding techniques for optimized implementation of IEEE 802.3 transmitter
Author :
Sutaone, M.S. ; Badwaik, S.C.
Author_Institution :
Govt. Coll. of Eng. Pune, Pune
fYear :
2008
fDate :
11-12 Jan. 2008
Firstpage :
287
Lastpage :
293
Abstract :
This paper is focus on to implement IEEE 802.3 MAC transmitter using different VHDL coding techniques. We propose consequences of VHDL coding styles on area utilization and speed. Optimization for maximum speed can be achieved by FSM based approach. While targeting higher speed device area utilization is severely affected. To have a balance among area and speed optimization, we have explored synthesis options along with VHDL coding styles. With this approach FPGA area utilization for MAC implementation is reduced. Recognizing the importance of hardware architecture in relation to optimization of area and speed of operation, our implementation results shows that the performance depends on area constraint, speed constraint , vhdl coding style, FSM encoding styles, multiplexer , priority encoder extraction, fan out and register balancing.
Keywords :
access protocols; encoding; field programmable gate arrays; finite state machines; hardware description languages; multiplexing; FPGA area utilization; FSM encoding style; IEEE 802.3 MAC transmitter; VHDL coding style; area constraint; device area utilization; fan out register balancing; finite state machine; hardware architecture; linear feed back shift register; media access control transmitter; multiplexer extraction; optimized implementation; performance evaluation; priority encoder extraction; speed constraint; speed optimization;
fLanguage :
English
Publisher :
iet
Conference_Titel :
Wireless, Mobile and Multimedia Networks, 2008. IET International Conference on
Conference_Location :
Beijing
ISSN :
0537-9989
Print_ISBN :
978-0-86341-887-7
Type :
conf
Filename :
4470136
Link To Document :
بازگشت