DocumentCode :
472982
Title :
Power Balanced Gates Insensitive to Routing Capacitance Mismatch
Author :
Kulikowski, Konrad J. ; Venkataraman, Vyas ; Wang, Zhen ; Taubin, Alexander
Author_Institution :
Reliable Comput. Lab., Boston Univ., Boston, MA
fYear :
2008
fDate :
10-14 March 2008
Firstpage :
1280
Lastpage :
1285
Abstract :
Cryptographic hardware is vulnerable to power analysis attacks. To resist these attacks,special balanced dual-rail gates have been developed which have equal power consumption for all valid data values and transitions. A limitation of existing designs is that they require balanced routing of the dual-rail interconnect between gates. Natural process variation and suboptimal routing tools make it practically impossible to perfectly match the capacitances of the dual- rail pair making the balanced routing constraint difficult to satisfy. We present a general method and designs which achieve power balance in dual-rail circuits without requiring matching of gate output load capacitances or random masking.The method and design are based on a directional discharge protocol which ensures that both rails are always fully discharged and charged in each cycle.
Keywords :
cryptography; flip-flops; logic gates; low-power electronics; balanced dual-rail gates; cryptographic hardware; directional discharge protocol; power analysis attacks; power balanced gates; routing capacitance mismatch; Capacitance; Cryptography; Design methodology; Energy consumption; Hardware; Impedance matching; Integrated circuit interconnections; Rails; Resists; Routing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe, 2008. DATE '08
Conference_Location :
Munich
Print_ISBN :
978-3-9810801-3-1
Electronic_ISBN :
978-3-9810801-4-8
Type :
conf
DOI :
10.1109/DATE.2008.4484855
Filename :
4484855
Link To Document :
بازگشت