DocumentCode :
474505
Title :
Dose map and placement co-optimization for timing yield enhancement and leakage power reduction
Author :
Jeong, Kwangok ; Kahng, Andrew B. ; Park, Chul-Hong ; Yao, Hailong
Author_Institution :
ECE Dept., Univ. of California at San Diego, La Jolla, CA
fYear :
2008
fDate :
8-13 June 2008
Firstpage :
516
Lastpage :
521
Abstract :
In sub-100 nm CMOS processes, delay and leakage power reduction continue to be among the most critical design concerns. We propose to exploit the recent availability of fine-grain exposure dose control in the stepper to achieve both design-time (placement) and manufacturing-time (yield-aware dose mapping) optimizations of timing yield and leakage power. Our placement and dose map co-optimization can simultaneously improve both timing yield and leakage power of a given design. We formulate the placement-aware dose map optimization as a quadratic program, and solve it using an efficient quadratic programming solver. In this paper, we mainly focus on the placement-aware dose map optimization problem; in the Appendix, we describe the complementary but less impactful dose map-aware placement optimization, and an efficient cell swapping heuristic. Experimental results are promising: with typical 90 nm stepper (ASML Dose Mapper) parameters, we achieve more than 8% improvement in minimum cycle time of the circuit without any leakage power degradation.
Keywords :
CMOS integrated circuits; integrated circuit design; integrated circuit manufacture; integrated circuit yield; quadratic programming; CMOS process; cell swapping heuristic; design-time optimizations; dose map; fine-grain exposure dose control; leakage power reduction; manufacturing-time optimizations; placement co-optimization; quadratic programming; size 100 nm; timing yield enhancement; CMOS process; Computer applications; Costs; Delay; Design optimization; Electronic equipment manufacture; Electronic mail; Integrated circuit yield; Manufacturing processes; Timing; Dose Map; Leakage Power Reduction; Placement; Timing Yield;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2008. DAC 2008. 45th ACM/IEEE
Conference_Location :
Anaheim, CA
ISSN :
0738-100X
Print_ISBN :
978-1-60558-115-6
Type :
conf
Filename :
4555871
Link To Document :
بازگشت