DocumentCode
474863
Title
A practical fast parallel routing architecture for Clos networks
Author
Zheng, S.Q. ; Gumaste, Ashwin ; Lu, Enyue
Author_Institution
Dept. of Comput. Sci., Univ. of Texas-Dallas, Richardson, TX
fYear
2006
fDate
3-5 Dec. 2006
Firstpage
21
Lastpage
30
Abstract
Clos networks are an important class of switching networks due to their modular structure and much lower cost compared with crossbars. For routing I/O permutations of Clos networks, sequential routing algorithms are too slow, and all known parallel algorithms are not practical. We present the algorithm-hardware codesign of a unified fast parallel routing architecture called distributed pipeline routing (DPR) architecture for rearrangeable nonblocking and strictly non-blocking Clos networks. The DPR architecture uses a linear interconnection structure and processing elements that performs only shift and logic AND operations. We show that a DPR architecture can route any permutation in rearrangeable nonblocking and strictly nonblocking Clos networks in OradicN time. The same architecture can be used to carry out control of any group of connection/disconnection requests for strictly nonblocking Clos networks in OradicN time. Several speeding-up techniques are also presented. This architecture is applicable to packet and circuit switches of practical sizes.
Keywords
multistage interconnection networks; parallel algorithms; pipeline processing; telecommunication network routing; algorithm-hardware codesign; circuit switch; distributed pipeline routing architecture; linear interconnection structure; logic AND operation; nonblocking Clos network; parallel algorithm; parallel routing architecture; processing element; routing I/O permutation; sequential routing algorithm; switching network; Communication switching; Costs; Integrated circuit interconnections; Packet switching; Parallel algorithms; Parallel architectures; Pipeline processing; Routing; Switches; Switching circuits; Clos network; circuit switching; packet switching; parallel algorithm; parallel architecture; permutation routing; pipelining; rearrangeable nonblocking; strictly nonblocking;
fLanguage
English
Publisher
ieee
Conference_Titel
Architecture for Networking and Communications systems, 2006. ANCS 2006. ACM/IEEE Symposium on
Conference_Location
San Jose, CA
Print_ISBN
978-1-59593-580-9
Type
conf
Filename
4579520
Link To Document