DocumentCode
48097
Title
A Multi-Rate Burst-Mode CDR Using a GVCO With Symmetric Loops for Instantaneous Phase Locking in 65-nm CMOS
Author
Kishine, Keiji ; Inaba, Hiromi ; Inoue, Hiroshi ; Nakamura, Makoto ; Tsuchiya, Akira ; Katsurai, Hiroaki ; Onodera, Hidetoshi
Author_Institution
Univ. of Shiga prefecture, Hikone, Japan
Volume
62
Issue
5
fYear
2015
fDate
May-15
Firstpage
1288
Lastpage
1295
Abstract
A multi-rate burst-mode clock and data recovery (BCDR) circuit based on a simple gated voltage-controlled oscillator (GVCO) is presented. A simple symmetric circuit topology makes the area for the GVCO smaller and leads to an easier timing design. The GVCO consists of two loops that operate complementarily. Circuit configurations of the same type are adopted for AND and OR in the loops to reduce the difficulties in the timing alignment of the signals from the loops. To confirm the validity of the proposed topology, we fabricated a BCDR IC with the 65-nm-MOSFET process. It can extract the 12.5-GHz clock signal from 12.5-Gb/s, 6.25-Gb/s, 3.125-Gb/s, 1.5625-Gb/s, and 781.25-Mb/s input data. Without a circuit for precise timing adjustment for the signals in the two loops, the IC provides instantaneous phase locking of 1 bit for burst data input of 12.5 Gb/s. The measured jitter is lower than 2 ps rms. The area and the power consumption for the core GVCO are 0.03 mm2 and 60 mW.
Keywords
CMOS integrated circuits; clock and data recovery circuits; jitter; logic gates; power consumption; voltage-controlled oscillators; AND; CMOS; GVCO; MOSFET process; OR; burst data; burst-mode clock and data recovery circuit; clock signal; complementary metal oxide semiconductor; frequency 12.5 GHz; gated voltage-controlled oscillator; instantaneous phase locking; jitter; metal oxide semiconductor field effect transistor; multirate BCDR IC; power 60 mW; power consumption; precise timing adjustment; size 65 nm; symmetric circuit topology; symmetric loop; timing alignment; Clocks; Data mining; Delays; Image edge detection; Integrated circuits; Jitter; 65 nm CMOS; Burst-mode; GVCO; clock and data recovery (CDR); communication IC; high speed; instantaneous phase locking; multi-rate; symmetric loop;
fLanguage
English
Journal_Title
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher
ieee
ISSN
1549-8328
Type
jour
DOI
10.1109/TCSI.2015.2416812
Filename
7097115
Link To Document