DocumentCode :
492673
Title :
Reusable platform design methodology for SoC integration and verification
Author :
Cho, Kwanghyun ; Kim, Jaebeom ; Jung, Euibong ; Kim, Sik ; Li, Zhenmin ; Cho, Young-Rae ; Min, Byeong ; Choi, Kyu-Myung
Author_Institution :
Syst. LSI Div., Design Technol. Team, Yongin
Volume :
01
fYear :
2008
fDate :
24-25 Nov. 2008
Abstract :
Today system-on-a-chip (SoC) is like a black hole which draws all the important IP/cores in a digital system. Current SoC design methodologies are no longer adequate to meet the challenges of SoC design productivity, design quality and diminishing time-to-market window. This paper describes an innovative SoC platform integration and verification design methodology to enhance design productivity based on IP reuse and IP-XACT standard. Platform integrator including RPTKit (reusable platform toolkit) is developed to improve the efficiency and reliability in platform integration, and platform verifier to improve verification setup time and work efficiency. Several cases of SoC platform designs substantiate the validity and capability of the platform integrator and verifier, which reduced the total SoC integration and verification time by more than 30%.
Keywords :
digital systems; integrated circuit design; program verification; system-on-chip; IP reuse; IP-XACT standard; IP/cores; RPTKit; SoC integration; SoC verification; digital system; reusable platform toolkit; system-on-a-chip; time-to-market window; Design methodology; Digital systems; Large scale integration; Libraries; Manufacturing; Productivity; Prototypes; Refining; System-on-a-chip; Time to market; IP Reuse; IPXACT; Platform Integrator; Platform Verifier; Platform based Design; RPTKit; SPIRIT;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SoC Design Conference, 2008. ISOCC '08. International
Conference_Location :
Busan
Print_ISBN :
978-1-4244-2598-3
Electronic_ISBN :
978-1-4244-2599-0
Type :
conf
DOI :
10.1109/SOCDC.2008.4815577
Filename :
4815577
Link To Document :
بازگشت