DocumentCode
49844
Title
V-W Band CMOS Distributed Step Attenuator With low Phase Imbalance
Author
Kyungwon Kim ; Hyo-Sung Lee ; Byung-Wook Min
Author_Institution
Dept. of Electr. & Electron. Eng., Yonsei Univ., Seoul, South Korea
Volume
24
Issue
8
fYear
2014
fDate
Aug. 2014
Firstpage
548
Lastpage
550
Abstract
This letter presents a high power V-W band CMOS distributed step attenuator with a low phase imbalance. Thirteen nMOS varistors are periodically placed in a t-line and change the attenuation in a step up to 10 dB. For high power handling, four-stacked and biased nMOS transistors are used for the varistor. Shunt t-lines under the varistors compensate for the phase imbalance of the attenuation states. The total chip size is 0.38 mm2 excluding pads. The insertion loss of the attenuator is 5.6-11.2 dB at 50-110 GHz. The return loss is <;-15 dB at 50-110 GHz with the rms phase imbalance of <;1.4° and the input 1 dB compression point of 17 dBm.
Keywords
CMOS integrated circuits; attenuation measurement; attenuators; transistors; varistors; CMOS distributed step attenuator; V-W band; attenuation states; biased nMOS transistors; frequency 50 GHz to 110 GHz; high power handling; insertion loss; loss 5.6 dB to 11.2 dB; low phase imbalance; nMOS varistors; shunt t-lines; size 0.38 mm; Attenuation; Attenuation measurement; Attenuators; CMOS integrated circuits; Gain; Transistors; Varistors; CMOS attenuator; phase imbalance; step attenuator; v-Band; variable attenuator; w-band;
fLanguage
English
Journal_Title
Microwave and Wireless Components Letters, IEEE
Publisher
ieee
ISSN
1531-1309
Type
jour
DOI
10.1109/LMWC.2014.2322442
Filename
6832611
Link To Document