Title :
FPGA-based accelerator for the verification of leading-edge wireless systems
Author :
Alimohammad, Amirhossein ; Fard, Saeed F. ; Cockburn, Bruce F.
Author_Institution :
Ukalta Eng., Edmonton, AB, Canada
Abstract :
The design of communication systems becomes increasingly challenging as product complexity and cost pressures increase and as the time-to-market is shortened more than ever before. This paper presents a bit error rate tester (BERT) for the hardware-based verification of the physical layer (PHY) layer of emerging wireless systems. We integrate fundamental modules of a typical PHY layer along with the channel simulator onto a single field-programmable gate array (FPGA). For a proof-of-concept, we present the results of a FPGA-based performance verification exercise for a multiple antenna system. The proposed BERT system significantly decreases the test time compared to conventional software-based verification, hence increasing designer productivity.
Keywords :
antenna arrays; error statistics; field programmable gate arrays; radiocommunication; wireless channels; BERT; FPGA-based accelerator; FPGA-based performance verification; PHY layer; bit error rate tester; channel simulator; hardware-based verification; leading-edge wireless communication system; multiple antenna system; physical layer; proof-of-concept; software-based verification; Baseband; Bit error rate; Computational modeling; Fading; Field programmable gate arrays; Permission; Physical layer; Radio frequency; System testing; Wireless communication; Bit error rate; Wireless communications;
Conference_Titel :
Design Automation Conference, 2009. DAC '09. 46th ACM/IEEE
Conference_Location :
San Francisco, CA
Print_ISBN :
978-1-6055-8497-3