Title :
3D integration with AC coupling for wafer-level assembly
Author :
Scandiuzzo, M. ; Perugini, L. ; Cardu, R. ; Innocenti, M. ; Canegallo, R.
Author_Institution :
STMicroelectronics, Agrate Brianza, Italy
Abstract :
This paper presents a solution of stacked chips using a capacitive communication from electrodes at the last metal layer with a wafer level assembly process. The wafer level approach instead of the die level allows high throughput and enables further optimization of the capacitive structures. To reach a good AC coupling an additional passivation layer was deposited then planarized and at the same time the dielectric thickness was monitored. An inter-electrode oxide around 400 nm was proved and then bonded by molecular direct bonding. The alignment accuracy of plusmn1 mum and the bonding quality were checked by infrared microscopy. The upper silicon wafer was thinned around 50 mum. The buried I/O pads of both chips were opened by dry plasma etching through the back of the top wafer. The stacked chips were diced and packaged in a standard ceramic cavity and bonded with gold wires. Good performance in term of low power and a large communication bandwidth of 1.23 Gbps/pin with 8times8 mum2 electrodes has been measured.
Keywords :
capacitance; coupled circuits; integrated circuit metallisation; microassembling; wafer bonding; wafer level packaging; 3D integration; AC coupling; Au; capacitive communication; capacitive structure; ceramic cavity; infrared microscopy; interelectrode oxide; passivation layer; stacked chips; wafer level assembly; Assembly; Dielectrics; Electrodes; Microscopy; Monitoring; Passivation; Plasma applications; Silicon; Throughput; Wafer bonding; 3D Face to Face; Capacitive coupling; Wafer Level;
Conference_Titel :
Microelectronics and Packaging Conference, 2009. EMPC 2009. European
Conference_Location :
Rimini
Print_ISBN :
978-1-4244-4722-0
Electronic_ISBN :
978-0-6152-9868-9