DocumentCode :
506147
Title :
A high performance reconfigurable parallel processing architecture
Author :
Shively, R.R. ; Morgan, E.B. ; Copley, T.W. ; Gorin, A.L.
Author_Institution :
AT&TBell Laboratories, Whippany, New Jersey
fYear :
1989
fDate :
12-17 Nov. 1989
Firstpage :
505
Lastpage :
509
Abstract :
The architecture of the AT&T DSP-3 parallel processor is described. The DSP-3 design is modular and when implemented with 128 processing nodes, provides a maximum throughput of 3.2 GFLOPS (32 bit floating point). The high speed interconnection network (40 Mbytes/sec) contains redundant paths that allow the machine to be configured in a variety of topologies. This flexibility supports efficient operation for a diverse set of signal processing applications and enables topology reconfiguration in support of fault tolerance. Advanced multi-chip 3-D packaging will allow a 800 MFLOP version of the machine to be realized in a multi-processor array volume of 9 cubic inches.
Keywords :
Array signal processing; CMOS technology; Computer architecture; Network topology; Packaging; Parallel processing; Random access memory; Routing; Switches; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Supercomputing, 1989. Supercomputing '89. Proceedings of the 1989 ACM/IEEE Conference on
Conference_Location :
Reno, NV, United States
Print_ISBN :
0-89791-341-8
Type :
conf
DOI :
10.1145/76263.76319
Filename :
5348982
Link To Document :
بازگشت