DocumentCode :
511727
Title :
Optimizing multi-constraint VLSI interconnect routing
Author :
Md-Yusof, Z. ; Khalil-Hani, M. ; Marsono, M.N. ; Shaikh-Husin, N.
Author_Institution :
Fac. of Electr. Eng., Univ. Teknol. Malaysia, Skudai, Malaysia
fYear :
2009
fDate :
14-16 Dec. 2009
Firstpage :
655
Lastpage :
658
Abstract :
Buffer insertion and wire-sizing in very large scale integrated circuit interconnect routing are multi-constraint optimization problem, optimizing constraints such as delay, skew, area, and power. This paper proposes a multi-constraint VLSI interconnect routing technique, called MCRouting, that optimizes different constraints such as delay and buffer area through simultaneous wire-sizing and buffer insertions. A look-ahead method is used to simultaneously estimate the constraints of several routes. The principle of non-dominance is used to minimize routing search space. Path length method is used to select routes within predefined constraint bounds. Simulation results show than the proposed technique could handle multiple routing constraints. However, it requires longer simulation time compared to single-constraint routing with the total time in order of seconds.
Keywords :
VLSI; integrated circuit interconnections; network routing; optimisation; MCRouting; buffer insertion; multiconstraint VLSI interconnect routing technique; multiconstraint optimization problem; path length method; routing search space minimization; very large scale integrated circuit interconnect routing; wire sizing; Constraint optimization; Costs; Delay estimation; Frequency; Integrated circuit interconnections; Routing; Time factors; Timing; Very large scale integration; Wire; Interconnect model; VLSI routing; multiconstraint;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuits, ISIC '09. Proceedings of the 2009 12th International Symposium on
Conference_Location :
Singapore
Print_ISBN :
978-9-8108-2468-6
Type :
conf
Filename :
5403683
Link To Document :
بازگشت