Title :
Post breakdown reliability enhancement of ULSI circuits with novel gate dielectric stacks
Author :
Raghavan, N. ; Wu, X. ; Li, X. ; Liu, W.H. ; Lo, V.L. ; Pey, K.L.
Author_Institution :
Div. of Microelectron., Nanyang Technol. Univ. (NTU), Singapore, Singapore
Abstract :
Reliability is a key performance indicator of any semiconductor device or circuit fabricated, apart from its other performance parameters such as improved current drive, clocking speed, carrier mobility, fan-in, fan-out, lower power dissipation etc. It is necessary to be able to quantitatively estimate the lifetime of a given circuit based on the accelerated life test data that is usually collected at the transistor (device) level. At the front-end, breakdown of the ultra-thin gate dielectric consists of two stages-(1) time dependent dielectric breakdown (TDDB) and (2) post breakdown (Post-BD). While most reliability studies at the circuit level are confined to the TDDB stage, it is worth noting that the initial durations of the post-BD stage when the gate current shows random telegraph noise (RTN) fluctuations (known as digital breakdown) provide significant reliability lifetime enhancement of the circuit without compromising much on the other circuit performance characteristics. In this study, the electrical characterization and reliability features of the digital breakdown (Di-BD) stage at the ¿device level¿ are first discussed. This is followed by the development of simple statistical tools and Monte Carlo simulation techniques to predict the ULSI post-BD ¿circuit-level¿ reliability enhancement given the device level failure data. The results of this study are of direct relevance to the industry and the technique presented here has the potential to be implemented as a new reliability quantification methodology at the circuit level.
Keywords :
Monte Carlo methods; ULSI; electric breakdown; integrated circuit reliability; random noise; statistical analysis; Monte Carlo simulation techniques; ULSI circuits; carrier mobility; circuit-level reliability enhancement; digital breakdown; gate dielectric stacks; lower power dissipation; post breakdown reliability enhancement; random telegraph noise fluctuations; reliability quantification methodology; semiconductor device; statistical tools; time dependent dielectric breakdown; transistor level; Circuit testing; Clocks; Dielectric breakdown; Drives; Electric breakdown; Life estimation; Power dissipation; Semiconductor device reliability; Semiconductor devices; Ultra large scale integration; Circuit Reliability; Device Reliability; Digital Breakdown (Di-BD); Monte Carlo simulation; Post Breakdown; Time dependent dielectric breakdown (TDDB); Weibull distribution;
Conference_Titel :
Integrated Circuits, ISIC '09. Proceedings of the 2009 12th International Symposium on
Conference_Location :
Singapore
Print_ISBN :
978-9-8108-2468-6