Title :
Effect of variability in SWCNT-based logic gates
Author :
Shahidipour, Hamed ; Ahmadi, Arash ; Maharatna, Koushik
Author_Institution :
Sch. of Electron. & Comput. Sci., Univ. of Southampton, Southampton, UK
Abstract :
This work is concerned with carbon nanotube diameter variations and the resulting uncertainties on the behavior of logic gates made from single walled carbon nanotubes (SWCNTs). Monte Carlo simulations were performed for logic gates based on CNTs of different mean diameters using the Stanford CNFET model. Delay characteristics of logic gates (NOT, NAND, NOR) are studied. This work reveals that logic gates employing SWCNTs with mean diameters greater than about 1.2 nm, show less variation in their timing characteristics, provided that a CNT diameter standard deviation of less than 0.1nm can be guaranteed by a technology process.
Keywords :
Monte Carlo methods; carbon nanotubes; delays; logic gates; nanotube devices; C; Monte Carlo simulations; NAND gate; NOR gate; NOT gate; SWCNT-based logic gates; Stanford CNFET model; carbon nanotube diameter variations; delay characteristics; single walled carbon nanotubes; Carbon nanotubes; Delay; Energy consumption; FETs; Logic circuits; Logic design; Logic devices; Logic gates; Schottky barriers; Timing; Carbon Nanotube Field Effect Transistor (CNFET); Design Variability; Single Walled Carbon Nanotube (SWCNT);
Conference_Titel :
Integrated Circuits, ISIC '09. Proceedings of the 2009 12th International Symposium on
Conference_Location :
Singapore
Print_ISBN :
978-9-8108-2468-6