• DocumentCode
    516244
  • Title

    A New Architecture for an Automatic Generation of Fast Pipelined Adders

  • Author

    Kowalczuk, J. ; Tudor, S. ; Mlynek, D.

  • Author_Institution
    Swiss Federal Institute of Technology (EPFL), Electronics Labs, LEG/EL Ecublens, CH-1015 Lausanne, Switzerland
  • Volume
    1
  • fYear
    1991
  • fDate
    11-13 Sept. 1991
  • Firstpage
    101
  • Lastpage
    104
  • Abstract
    This paper describes a compact VLSI implementation of fast pipelined adders. A new architecture is presented. Although the speed achieved is lineary proportionnai to o(n), it is faster than if it would be proportional to o(logn) (n equals to the number of bits). A new design strategy has been used to speed up the algorithm. In addition, the whole set of blocks has been designed in order to allow an automatic generation of any size of adders.
  • Keywords
    Adders; Algorithm design and analysis; Digital signal processing; Flexible printed circuits; HDTV; Leg; Signal processing; Signal processing algorithms; Very large scale integration; Wires;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Solid-State Circuits Conference, 1991. ESSCIRC '91. Proceedings - Seventeenth European
  • Conference_Location
    Milan, Italy
  • Type

    conf

  • Filename
    5467837