DocumentCode :
516290
Title :
Trends in High Density DRAMs
Author :
Ishihara, Masamichi ; Kawamoto, Hiroshi
Author_Institution :
Device Development Center, Hitachi, Ltd. Tokyo, Japan.
fYear :
1984
fDate :
0-0 Sept. 1984
Firstpage :
132
Lastpage :
139
Abstract :
This paper presents a technical perspective for a high density DRAM especially a IM DRAM. From extrapolation of past trends in memory capacity vs. size, chip size will be 50 to 60 mm2. This will be realized by improving the cell structure, the dieletric layer for a cell or both. The good candidates are the corrugated capacitor cell (CCC) and stacked capacitor cell (STC). In transistor technology, a lightly doped drain will be a standard device for maintaining stable threshold voltage in spite of short channel transistor such as 1.0 ¿m. Circuit innovations needed to improve bit line to cell capacitance ratio are a new column decoder circuit and a sense amplifier with short bit lines utilizing multilevel Al layers. Redundancy technique will become more popular than 256K DRAMs.
Keywords :
Alpha particles; Capacitance; Capacitors; Circuits; Dielectrics; Extrapolation; Packaging; Production; Random access memory; Silicon compounds;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1984. ESSCIRC '84. Tenth European
Conference_Location :
Edinburgh, UK
Type :
conf
Filename :
5467894
Link To Document :
بازگشت