DocumentCode :
516666
Title :
CMOS Implementation of a hybrid radix-4 divider
Author :
Montalvo, L. ; Behnam, B. ; Vasileva, T. ; Guyot, A.
Author_Institution :
Integrated Systems Design Group - TIMA - INPG, 46 Av. Félix Viallet, 38031 Grenoble Cedex, France; National Polytechnic Institute, Quito, Ecuador. e-mail: montalvo@verdon.imag.fr
fYear :
1994
fDate :
20-22 Sept. 1994
Firstpage :
204
Lastpage :
207
Abstract :
A 1.2 ¿m CMOS combinational implementation of a new hybrid radix-4 division algorithm is presented. The algorithm is named hybrid because the dividend, the quotient, and the remainder are represented using the signed-digit-set {2,1,0,1,2}; while the divisor is represented using the conventional digit-set {0, 1, 2, 3}. The divider requires the divisor Y to be pre-scaled to the range 1 ¿ Y ≪ 1 + 118. For 16 bit accuracy, it is about 50 % less expensive but 12 % slower than a corresponding radix-2 divider.
Keywords :
Added delay; Arithmetic; Encoding; Equations; Radix-4 division; hybrid arithmetic; signed-digit-sets;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1994. ESSCIRC '94. Twentieth European
Conference_Location :
Ulm, Germany
Print_ISBN :
2-86332-160-9
Type :
conf
Filename :
5468497
Link To Document :
بازگشت