• DocumentCode
    516796
  • Title

    A Low-Power 14-Bit 2MSample/s Pipelined ADC with On-Chip 32-bit Correction Processor

  • Author

    Mayes, Michael K. ; Chin, Sing W.

  • Author_Institution
    National Semiconductor, 2900 Semiconductor Dr. M/S D2-597, Santa Clara, CA, 95052, USA
  • fYear
    1996
  • fDate
    17-19 Sept. 1996
  • Firstpage
    332
  • Lastpage
    335
  • Abstract
    A 14-Bit 2MSample/s pipelined analog-to-digital converter (ADC) has been implemented. High-speed/high-resolution is achieved through the combination of a pipelined ADC architecture with an on-chip 32-bit micro-controller for self-calibration. A low power dissipation of 250mW is achieved on a single 5v supply. Design techniques reduce digital cross-talk errors associated with combining a high-precision analog converter with a large digital function on one common substrate.
  • Keywords
    Calibration; Capacitors; Circuit noise; Clocks; Crosstalk; Linearity; Noise cancellation; Operational amplifiers; Pipelines; Switches;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Solid-State Circuits Conference, 1996. ESSCIRC '96. Proceedings of the 22nd European
  • Conference_Location
    Neuchatel, Switzerland
  • Print_ISBN
    2-86332-197-8
  • Type

    conf

  • Filename
    5468659