DocumentCode :
517179
Title :
A 622.08-Mbps Serial Data Transmitter for ATM Applications
Author :
Yoo, Changsik ; Lee, Inyeol ; Yoon, Kwangho ; Chai, Sang-Hoon ; Song, Woncheol ; Kim, Wonchan
Author_Institution :
Dept. of Electronics Eng., Seoul National University, Seoul 151-742, Korea
fYear :
1995
fDate :
19-21 Sept. 1995
Firstpage :
110
Lastpage :
113
Abstract :
A serial data transmitter for ATM user-network interface is described. The data transmitter gets 8-bit parallel data from SDH processor and transmits them in a serial data stream. It uses a PLL to synthesize an 8 times faster clock than the parallel data clock, which is used for serial data transmission. To minimize bit error, the phase of the serial clock generated by the PLL is controlled by serial clock phase controller. Measured results indicate that the transmitter can operate upto 840Mbps and dissipates about 700mW at 640Mbps. The transmitter has been implemented in a 0.8¿m CMOS process.
Keywords :
CMOS technology; Clocks; Data communication; Delay; Frequency synthesizers; Phase locked loops; Shift registers; Synchronous digital hierarchy; Timing; Transmitters;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1995. ESSCIRC '95. Twenty-first European
Conference_Location :
Lille, France
Print_ISBN :
2-86332-180-3
Type :
conf
Filename :
5469314
Link To Document :
بازگشت