DocumentCode :
517282
Title :
A CMOS Matrix-Vector Multiplier (MAVEM) with Self-Testing Capabilities
Author :
Kanopoulos, N. ; Bergschneider, J.
Author_Institution :
Electrical Engineering Department, Duke University, Durham, NC, U.S.A.
fYear :
1983
fDate :
21-23 Sept. 1983
Firstpage :
25
Lastpage :
28
Abstract :
This paper describes a Si-gate CMOS Matrix-Vector multiplier with self-testing (on-line) capabilities. This multiplier multiplies a 3×3 matrix with a 3 element vector and outputs their product. The word size for the chip is 8-bits, and all the operations are done bit-serially. All the events in the chip are synchronized with a 4 MHz two-phase clock, and the system interfaces directly with a 6MHz microprocessor. A self-testing scheme incorporated into the design allows fault detection and isolation concurrently with the data processing.
Keywords :
Adders; Arithmetic; Built-in self-test; Circuits; Clocks; Delay; Fault detection; Hardware; Microprocessors; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1983. ESSCIRC '83. Ninth European
Conference_Location :
Lausanne, Switzerland
Print_ISBN :
2-88074-021-5
Type :
conf
Filename :
5469419
Link To Document :
بازگشت