• DocumentCode
    51950
  • Title

    A 9-Bit 150-MS/s Subrange ADC Based on SAR Architecture in 90-nm CMOS

  • Author

    Ying-Zu Lin ; Chun-Cheng Liu ; Guan-Ying Huang ; Ya-Ting Shyu ; Yen-Ting Liu ; Soon-Jyh Chang

  • Author_Institution
    Dept. of Electr. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
  • Volume
    60
  • Issue
    3
  • fYear
    2013
  • fDate
    Mar-13
  • Firstpage
    570
  • Lastpage
    581
  • Abstract
    This paper presents a 9-bit subrange analog-to-digital converter (ADC) consisting of a 3.5-bit flash coarse ADC, a 6-bit successive-approximation-register (SAR) fine ADC, and a differential segmented capacitive digital-to-analog converter (DAC). The flash ADC controls the thermometer coarse capacitors of the DAC and the SAR ADC controls the binary fine ones. Both theoretical analysis and behavioral simulations show that the differential non-linearity (DNL) of a SAR ADC with a segmented DAC is better than that of a binary ADC. The merged switching of the coarse capacitors significantly enhances overall operation speed. At 150 MS/s, the ADC consumes 1.53 mW from a 1.2-V supply. The effective number of bits (ENOB) is 8.69 bits and the effective resolution bandwidth (ERBW) is 100 MHz. With a 1.3-V supply voltage, the sampling rate is 200 MS/s with 2.2-mW power consumption. The ENOB is 8.66 bits and the ERBW is 100 MHz. The FOMs at 1.3 V and 200 MS/s, 1.2 V and 150 MS/s and 1 V and 100 MS/s are 27.2, 24.7, and 17.7 fJ/conversion-step, respectively.
  • Keywords
    CMOS integrated circuits; analogue-digital conversion; capacitors; digital-analogue conversion; CMOS process; DAC; DNL; ENOB; ERBW; SAR architecture; bandwidth 100 MHz; behavioral simulations; differential nonlinearity; differential segmented capacitive digital-to-analog converter; effective number of bits; effective resolution bandwidth; flash coarse ADC; power 1.53 mW; power 2.2 mW; size 90 nm; subrange ADC; subrange analog-to-digital converter; successive-approximation-register; thermometer coarse capacitors; voltage 1 V; voltage 1.2 V; voltage 1.3 V; word length 3.5 bit; word length 6 bit; word length 8.66 bit; word length 8.69 bit; word length 9 bit; Accuracy; Ash; Capacitance; Capacitors; Logic gates; Switches; Transistors; Flash ADC; SAR ADC; hybrid ADC; subrange ADC; two-step ADC;
  • fLanguage
    English
  • Journal_Title
    Circuits and Systems I: Regular Papers, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1549-8328
  • Type

    jour

  • DOI
    10.1109/TCSI.2012.2215756
  • Filename
    6459552