DocumentCode
52358
Title
Guest Editors´ Introduction - Special Issue on Network-on-Chip
Author
Ginosar, Ran ; Chatha, Karam S.
Author_Institution
Technion, Israel Insitute of Technology, Israel
Volume
63
Issue
3
fYear
2014
fDate
Mar-14
Firstpage
527
Lastpage
528
Abstract
Network-on-Chip (NoC) has emerged as a key architecture component that determines the overall performance, power, and area (PPA) of a contemporary System-on-Chip (SoC) device. The PPA characteristics of NoC are influenced by a wide range of issues, including semi-conductor technology (process node and corner, 2D/3D integration), circuit technology (synchronous, asynchronous), SoC architecture and use-case (number of IP blocks, general purpose or domain specific workload, frequency requirements, voltage, and clock domains), network topology (homogeneous, heterogeneous), routing strategy (deterministic, adaptive), router architecture and features (arity, virtual channels, Quality-of-Service, or QoS), and test architecture. Consequently, research in NoC design covers a wide gamut of topics. This special issue presents the latest advancements in NoC design and optimization.
Keywords
Network architecture; Network topology; Network-on-chip; Optimization; Performance evaluation; Special issues and sections; System-on-chip;
fLanguage
English
Journal_Title
Computers, IEEE Transactions on
Publisher
ieee
ISSN
0018-9340
Type
jour
DOI
10.1109/TC.2014.6
Filename
6778744
Link To Document