DocumentCode
523800
Title
Embedded memory binding in FPGAs
Author
Elizeh, Kaveh ; Nicolici, Nicola
Author_Institution
Gennum Corp., Burlington, ON, Canada
fYear
2010
fDate
13-18 June 2010
Firstpage
457
Lastpage
462
Abstract
Embedded memory blocks have been integrated infield-programmable gate-arrays (FPGAs) for over a decade. Their count, as well as their capacity and the number of configurations, has increased over time. This growth poses unique challenges to binding the large number of embedded memory blocks to the data vectors that exist in the applications mapped onto FPGAs. In this paper we discuss how this challenge can be addressed algorithmically.
Keywords
field programmable gate arrays; storage management chips; data vectors; embedded memory binding; embedded memory blocks; field programmable gate arrays; Algorithm design and analysis; Application specific integrated circuits; Design automation; Field programmable gate arrays; Hardware; Integrated circuit technology; Libraries; Logic; Space technology; Table lookup; FPGA; Memory; binding;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation Conference (DAC), 2010 47th ACM/IEEE
Conference_Location
Anaheim, CA
ISSN
0738-100X
Print_ISBN
978-1-4244-6677-1
Type
conf
Filename
5523136
Link To Document