Title :
Enhancing beneficial jitter using phase-shifted clock distribution
Author :
Dong Jiao ; Jie Gu ; Pulkit Jain ; Kim, Chong-Kwon
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Minnesota, Minneapolis, MN, USA
Abstract :
Clock jitter is generally considered undesirable but recent publications have shown that it can actually improve the timing margin. This paper investigates the "beneficial jitter" effect and presents an accurate analytical model which is verified with HSPICE. Based on our model, a phase-shifted clock distribution technique is proposed to enhance the beneficial jitter effect. By having an optimal phase shift between the supply noise and the clock period, the timing margin can be improved by 2.5X to 15% of the clock period. The benefit of the proposed technique is equivalent to that of having a 5X larger decoupling capacitor.
Keywords :
SPICE; circuit noise; clocks; phase shifters; timing jitter; HSPICE; beneficial jitter effect; clock jitter; clock period; decoupling capacitor; optimal phase shift; phase-shifted clock distribution; supply noise; timing margin; Circuit noise; Clocks; Error correction; Impedance; Integrated circuit noise; Jitter; Power supplies; Resonance; Resonant frequency; Timing; clock jitter; resonant supply noise;
Conference_Titel :
Low Power Electronics and Design (ISLPED), 2008 ACM/IEEE International Symposium on
Conference_Location :
Bangalore
Print_ISBN :
978-1-4244-8634-2
Electronic_ISBN :
978-1-60558-109-5
DOI :
10.1145/1393921.1393932