• DocumentCode
    52628
  • Title

    Analysis and Design of a Low-Voltage Low-Power Double-Tail Comparator

  • Author

    Babayan-Mashhadi, Samaneh ; Lotfi, Reza

  • Author_Institution
    Electr. Eng. Group of Eng. Dept., Ferdowsi Univ. of Mashhad, Mashhad, Iran
  • Volume
    22
  • Issue
    2
  • fYear
    2014
  • fDate
    Feb. 2014
  • Firstpage
    343
  • Lastpage
    352
  • Abstract
    The need for ultra low-power, area efficient, and high speed analog-to-digital converters is pushing toward the use of dynamic regenerative comparators to maximize speed and power efficiency. In this paper, an analysis on the delay of the dynamic comparators will be presented and analytical expressions are derived. From the analytical expressions, designers can obtain an intuition about the main contributors to the comparator delay and fully explore the tradeoffs in dynamic comparator design. Based on the presented analysis, a new dynamic comparator is proposed, where the circuit of a conventional double-tail comparator is modified for low-power and fast operation even in small supply voltages. Without complicating the design and by adding few transistors, the positive feedback during the regeneration is strengthened, which results in remarkably reduced delay time. Post-layout simulation results in a 0.18- μm CMOS technology confirm the analysis results. It is shown that in the proposed dynamic comparator both the power consumption and delay time are significantly reduced. The maximum clock frequency of the proposed comparator can be increased to 2.5 and 1.1 GHz at supply voltages of 1.2 and 0.6 V, while consuming 1.4 mW and 153 μW, respectively. The standard deviation of the input-referred offset is 7.8 mV at 1.2 V supply.
  • Keywords
    CMOS digital integrated circuits; analogue-digital conversion; comparators (circuits); integrated circuit design; low-power electronics; CMOS technology; area-efficient analog-to-digital converters; conventional double-tail comparator circuit; delay time; dynamic comparator delay; dynamic comparator design; dynamic regenerative comparators; frequency 2.5 GHz to 1.1 GHz; high-speed analog-to-digital converters; low-voltage low-power double-tail comparator analysis; low-voltage low-power double-tail comparator design; maximum clock frequency; positive feedback; post-layout simulation; power 1.4 mW; power 153 muW; power 7.8 mW; power consumption; power efficiency; size 0.18 mum; speed maximization; ultralow-power analog-to-digital converters; voltage 0.6 V; voltage 1.2 V; Clocks; Delay; Discharges (electric); Latches; Threshold voltage; Transconductance; Transistors; Double-tail comparator; dynamic clocked comparator; high-speed analog-to-digital converters (ADCs); low-power analog design;
  • fLanguage
    English
  • Journal_Title
    Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1063-8210
  • Type

    jour

  • DOI
    10.1109/TVLSI.2013.2241799
  • Filename
    6459609