DocumentCode
528793
Title
A low-power clock gating cell optimized for low-voltage operation in a 45-nm technology
Author
Saint-Laurent, Martin ; Datta, Animesh
Author_Institution
Qualcomm Inc
fYear
2010
fDate
18-20 Aug. 2010
Firstpage
159
Lastpage
163
Abstract
This paper discusses a novel clock gating cell (CGC) optimized for low-power and low-voltage operation. First, the limitations of the conventional CGC topology are analyzed and several improvements are proposed. Next, the new CGC topology is introduced and compared to the conventional one in terms of dynamic clock power, leakage, area, timing, and low-voltage operation. Finally, the paper discusses the silicon measurements taken to verify the correct functionality of the new circuit in a 45-nm technology optimized for low standby power.
Keywords
Clocks; Delay; Inverters; Latches; Logic gates; Topology; Transistors; Clock gating cell; clock gater; local clock buffer; set-reset latch;
fLanguage
English
Publisher
ieee
Conference_Titel
Low-Power Electronics and Design (ISLPED), 2010 ACM/IEEE International Symposium on
Conference_Location
Austin, TX, USA
Print_ISBN
978-1-4244-8588-8
Type
conf
Filename
5599015
Link To Document