DocumentCode :
533351
Title :
Building-up of system level ESD modeling: Impact of a decoupling capacitance on ESD propagation
Author :
Monnereau, Nicolas ; Caignet, Fabrice ; Tremouilles, David
fYear :
2010
fDate :
3-8 Oct. 2010
Firstpage :
1
Lastpage :
10
Abstract :
We present a methodology for precise measurements and simulations of ESD system level stress applied to a simple printed circuit board. The impact of an external decoupling capacitance on the ESD propagation paths into an Integrated Circuit (IC) is demonstrated. Resulting current and voltage waveforms are analyzed to highlight the interactions between IC and components (including package, PCB and ESD protections).
Keywords :
electrostatic discharge; integrated circuits; printed circuits; ESD propagation; ESD protections; ESD system level stress; IC; PCB; current waveforms; decoupling capacitance; printed circuit board; system level ESD modeling; voltage waveforms; Capacitance; Electrostatic discharge; Integrated circuit modeling; Mathematical model; Resistance; Transmission line measurements;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Overstress/ Electrostatic Discharge Symposium (EOS/ESD), 2010 32nd
Conference_Location :
Reno, NV
Print_ISBN :
978-1-58537-182-2
Electronic_ISBN :
978-1-58537-182-2
Type :
conf
Filename :
5623719
Link To Document :
بازگشت