DocumentCode
54410
Title
Parallel Interleaver Design for a High throughput HSPA+/LTE Multi-Standard Turbo Decoder
Author
Guohui Wang ; Hao Shen ; Yang Sun ; Cavallaro, Joseph R. ; Vosoughi, Aida ; Yuanbin Guo
Author_Institution
Dept. of Electr. & Comput. Eng., Rice Univ., Houston, TX, USA
Volume
61
Issue
5
fYear
2014
fDate
May-14
Firstpage
1376
Lastpage
1389
Abstract
To meet the evolving data rate requirements of emerging wireless communication technologies, many parallel architectures have been proposed to implement high throughput turbo decoders. However, concurrent memory reading/writing in parallel turbo decoding architectures leads to severe memory conflict problem, which has become a major bottleneck for high throughput turbo decoders. In this paper, we propose a flexible and efficient VLSI architecture to solve the memory conflict problem for highly parallel turbo decoders targeting multi-standard 3G/4G wireless communication systems. To demonstrate the effectiveness of the proposed parallel interleaver architecture, we implemented an HSPA +/LTE/LTE-Advanced multi-standard turbo decoder with a 45 nm CMOS technology. The implemented turbo decoder consists of 16 Radix-4 MAP decoder cores, and the chip core area is 2.43 mm 2. When clocked at 600 MHz, this turbo decoder can achieve a maximum decoding throughput of 826 Mbps in the HSPA+ mode and 1.67 Gbps in the LTE/LTE-Advanced mode, exceeding the peak data rate requirements for both standards.
Keywords
3G mobile communication; 4G mobile communication; Long Term Evolution; decoding; memory architecture; packet radio networks; parallel architectures; CMOS technology; LTE-LTE-advanced mode; Long Term Evolution; Radix-4 MAP decoder cores; VLSI architecture; bit rate 1.6 Gbit/s; bit rate 826 Mbit/s; chip core area; concurrent reading-writing memory; frequency 600 MHz; high throughput HSPA-LTE multistandard turbo decoder; high-speed packet access evolution; multistandard 3G-4G wireless communication systems; parallel architectures; parallel interleaver design; Clocks; Computer architecture; Decoding; Hardware; Long Term Evolution; Throughput; ASIC implementation; HSPA$+$ ; LTE/LTE-advanced; VLSI architecture; interleaver; memory contention; parallel processing; turbo decoder;
fLanguage
English
Journal_Title
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher
ieee
ISSN
1549-8328
Type
jour
DOI
10.1109/TCSI.2014.2309810
Filename
6779698
Link To Document