DocumentCode
548167
Title
Successive approximation ADC with redundancy using split capacitive-array DAC
Author
Arian, Amir ; Saberi, Mehdi ; Hosseini-Khayat, Saied
Author_Institution
Department of Electrical Engineering, Ferdowsi University of Mashhad, Mashhad, I. R. Iran
fYear
2011
fDate
17-19 May 2011
Firstpage
1
Lastpage
1
Abstract
Summary from only given. In this paper a new architecture for successiveapproximation analog-to-digital converters (SAR-ADCs) using generalized non-binary search algorithm is proposed to reduce the complexity and the power consumption overhead of the digital circuitry. The proposed structure is based on the split capacitive array DAC with a simple switching logic as compared to the conventional non-binary SAR-ADC architecture. Simulation results of an 8-bit 10-step 100 kS/s converter show the efficiency of the proposed structure.
Keywords
Digital-to-analog converter; Redundant successive approximation ADC; Split capacitive-array DAC;
fLanguage
English
Publisher
ieee
Conference_Titel
Electrical Engineering (ICEE), 2011 19th Iranian Conference on
Conference_Location
Tehran
Print_ISBN
978-1-4577-0730-8
Type
conf
Filename
5956058
Link To Document