DocumentCode :
549637
Title :
An energy-efficient heterogeneous CMP based on hybrid TFET-CMOS cores
Author :
Saripalli, Vinay ; Mishra, Asit ; Datta, Suman ; Narayanan, Vijaykrishnan
Author_Institution :
Pennsylvania State Univ., University Park, PA, USA
fYear :
2011
fDate :
5-9 June 2011
Firstpage :
729
Lastpage :
734
Abstract :
The steep sub-threshold characteristics of inter-band tunneling FETs (TFETs) make an attractive choice for low voltage operations. In this work, we propose a hybrid TFET-CMOS chip multiprocessor (CMP) that uses CMOS cores for higher voltages and TFETs for lower voltages by exploiting differences in application characteristics. Building from the device characterization to design and simulation of TFET based circuits, our work culminates with a workload evaluation of various single/multi-threaded applications. Our evaluation shows the promise of a new dimension to heterogeneous CMPs to achieve significant energy efficiencies (upto 50% energy benefit and 25% ED benefit with single-threaded applications, and 55% ED benefit with multi-threaded applications).
Keywords :
CMOS integrated circuits; field effect transistors; microprocessor chips; multiprocessing systems; tunnel transistors; CMOS cores; hybrid TFET-CMOS chip multiprocessor; inter-band tunneling FET; CMOS integrated circuits; Delay; FETs; Integrated circuit modeling; Logic gates; Program processors; Tunneling; Heterogeneous Multi-Core; Tunnel FETs;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (DAC), 2011 48th ACM/EDAC/IEEE
Conference_Location :
New York, NY
ISSN :
0738-100x
Print_ISBN :
978-1-4503-0636-2
Type :
conf
Filename :
5981994
Link To Document :
بازگشت