• DocumentCode
    56070
  • Title

    Design Considerations for Interleaved ADCs

  • Author

    Razavi, Behzad

  • Author_Institution
    Electr. Eng. Dept., Univ. of California, Los Angeles, Los Angeles, CA, USA
  • Volume
    48
  • Issue
    8
  • fYear
    2013
  • fDate
    Aug. 2013
  • Firstpage
    1806
  • Lastpage
    1817
  • Abstract
    Interleaving can relax the power-speed tradeoffs of analog-to-digital converters and reduce their metastability error rate while increasing the input capacitance. This paper quantifies the benefits and derives an upper bound on the performance by considering kT/C noise and slewing requirements of the circuit driving the system. A frequency-domain analysis of interleaved converters is also presented that sheds light on the corruption mechanisms due to interchannel mismatches. A background timing mismatch calibration technique is proposed and experimentally shown to reduce the image to -75 dB for input frequencies exceeding 500 MHz.
  • Keywords
    analogue-digital conversion; frequency-domain analysis; analog-to-digital converters; background timing mismatch calibration technique; corruption mechanisms; design consideration; frequency-domain analysis; image reduction; interchannel mismatch; interleaved ADC; interleaved converters; metastability error rate reduction; noise requirement; power-speed tradeoff; slewing requirement; Capacitance; Capacitors; Clocks; Delays; Noise; Power demand; Background calibration; SAR ADCs; figure of merit; flash analog-to-digital converters (ADCs); image; interleaving mismatches; low-power ADCs; pipelined ADCs; timing mismatch;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/JSSC.2013.2258814
  • Filename
    6515148