Title :
Hardware implementation of a modified randomized cryptographic algorithm
Author :
Saranya, G. ; Rekha, S. Shanthi
Author_Institution :
Dept. of ECE, PSG Coll. of Technol., Coimbatore, India
Abstract :
This paper presents a modified randomized cryptographic algorithm for secure exchange of secret keys. The existing randomized cryptographic algorithm (RCA) uses a dibit as the reference bits for encrypting the data of different sizes. However for large data sizes, this procedure takes more operations for the generation of key. The novelty of our work is to use a variable reference bit size that reduces the number of operations thereby making efficient resource utilization. The hardware used to realize the proposed modified randomized cryptographic algorithm (MRCA) is therefore made area efficient. The proposed MRCA is implemented using Verilog HDL and simulated using ModelSim. Synthesis results obtained using Synopsys design vision tool with UMC180 nm technology reveals that there is a 44% reduction in area and 45% dynamic power savings in the proposed MRCA when compared with the existing RCA. The layout of the proposed MRCA is implemented using Cadence SoC encounter and the report summary is generated.
Keywords :
cryptography; digital simulation; hardware description languages; randomised algorithms; system-on-chip; Cadence SoC; MRCA; ModelSim; Synopsys design vision tool; Verilog HDL; data encryption; dibit; hardware implementation; modified randomized cryptographic algorithm; secret key exchange security; variable reference bit size; Algorithm design and analysis; Clocks; Encryption; Hardware design languages; Pins; Wires; Encryption-Decryption; FPGA; Randomized Cryptographic Algorithm; Secure Key Exchange;
Conference_Titel :
Advances in Engineering, Science and Management (ICAESM), 2012 International Conference on
Conference_Location :
Nagapattinam, Tamil Nadu
Print_ISBN :
978-1-4673-0213-5