DocumentCode :
562792
Title :
A 0.5V 300µW 50MS/s 180nm 6bit Flash ADC using inverter based comparators
Author :
Komar, Rajeev ; Bhat, M.S. ; Laxminidhi, Tonse
Author_Institution :
Dept. of Electron. & Commun., Nat. Inst. of Technol. Karnataka, Surathkal, India
fYear :
2012
fDate :
30-31 March 2012
Firstpage :
331
Lastpage :
335
Abstract :
This paper presents a 0.5 V, 50 MS/s, 6 bit Flash ADC designed using 180 nm CMOS technology. To reduce the silicon area and power requirement, an inverter based comparator is used in the design. Low threshold MOSFETs are used for the ultra low voltage operation. A simple clock delaying technique and back to back inverters in the comparator have been used to increase the power efficiency and speed of operation. A fat tree encoder design is used for digitizing comparator outputs. The measured SNDR at input frequency of 5.1 MHz is 31 dB. The measured maximum INL and DNL for a ramp input are 0.375 LSB and 0.025 LSB, respectively. The design consumes a very low power of 300 µW.
Keywords :
CMOS integrated circuits; CMOS technology; Clocks; Frequency measurement; Inverters; Low voltage; Pipelines; Fat tree encoder; Flash ADC; Inverter comparator; Low power; Low voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advances in Engineering, Science and Management (ICAESM), 2012 International Conference on
Conference_Location :
Nagapattinam, Tamil Nadu, India
Print_ISBN :
978-1-4673-0213-5
Type :
conf
Filename :
6216025
Link To Document :
بازگشت