• DocumentCode
    56310
  • Title

    AC-Capacitance Techniques for Interface Trap Analysis in GaN-Based Buried-Channel MIS-HEMTs

  • Author

    Shu Yang ; Shenghou Liu ; Yunyou Lu ; Cheng Liu ; Chen, Kevin J.

  • Author_Institution
    Dept. of Electron. & Comput. Eng., Hong Kong Univ. of Sci. & Technol., Hong Kong, China
  • Volume
    62
  • Issue
    6
  • fYear
    2015
  • fDate
    Jun-15
  • Firstpage
    1870
  • Lastpage
    1878
  • Abstract
    Effective interface trap characterization approaches are indispensable in the development of gate stack and dielectric surface passivation technologies in III-nitride (III-N) insulated-gate power switching transistors for enhanced stability and dynamic performance. In III-N metal-insulator-semiconductor high-electron-mobility transistors (MIS-HEMTs) that feature a buried channel, the polarized barrier layer separates the critical dielectric/III-N interface from the two-dimensional electron gas (2DEG) channel and consequently complicates interface trap analysis. The barrier layer not only causes underestimation/uncertainty in interface trap extraction using conventional ac-conductance method but also allows the Fermi level dipping deep into the bandgap at the pinch-off of the 2DEG channel. To address these issues, we analyze the frequency/temperature dispersions of the second slope in capacitance-voltage characteristics and develop systematic ac-capacitance techniques to realize interface trap mapping in MIS-HEMTs. The correlation between ac-capacitance and pulse-mode hysteresis measurements show that appropriate gate bias need to be selected in the interface trap characterization of MIS-HEMTs, in order to match the time constant of interface traps at the Fermi level with ac frequency and pulsewidth.
  • Keywords
    Fermi level; III-V semiconductors; dielectric devices; dielectric hysteresis; gallium compounds; high electron mobility transistors; interface states; passivation; two-dimensional electron gas; wide band gap semiconductors; 2DEG channel; AC-capacitance techniques; Fermi level; GaN; GaN-based buried-channel MIS-HEMT; III-N metal-insulator-semiconductor high-electron-mobility transistors; III-nitride insulated-gate power switching transistors; ac-capacitance; capacitance-voltage characteristics; critical dielectric-III-N interface; dielectric surface passivation technology; frequency-temperature dispersions; gate stack; interface trap analysis; interface trap characterization; interface trap extraction; polarized barrier layer; pulse-mode hysteresis; two-dimensional electron gas channel; Dielectrics; Electron traps; Frequency measurement; Frequency modulation; Gallium nitride; HEMTs; Logic gates; AlGaN/GaN; capacitance-voltage ( $C$ ??? $V$ ); capacitance-voltage (C-V); frequency/temperature dispersion; interface traps; metal-insulator-semiconductor high-electron-mobility transistors (MIS-HEMTs); pulse-mode current-voltage; threshold voltage instability; threshold voltage instability.;
  • fLanguage
    English
  • Journal_Title
    Electron Devices, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9383
  • Type

    jour

  • DOI
    10.1109/TED.2015.2420690
  • Filename
    7103310