Title :
The impact of routing cache on high-performance switches
Author :
Koibuchi, Michihiro ; Ishida, Shin-ichi ; Nishi, Hiroaki
Author_Institution :
Nat. Inst. of Inf., Tokyo, Japan
Abstract :
Large parallel applications become sensitive to communication latencies, suggesting the need for low-latency networks in high-performance computer systems. Switch delay dominates network latencies, especially for a large number of small transfer data. To reduce the network latencies, we exploit routing cache on a switch. Routing decision based on off-chip CAM(Content Addressable Memory)-based table lookup imposes a significant delay, however, using on-chip small routing cache can bypass it when it hits. Our simulation results showed that 1,024-entry routing cache improves not only up to 13% of packet latency but also up to 18% of network throughput compared with no-cache switches.
Keywords :
content-addressable storage; table lookup; telecommunication network routing; CAM based table lookup; communication latency; content addressable memory; high performance computer systems; high performance switches; low latency networks; network throughput; packet latency; routing cache; routing decision; switch delay; Delay; Optical sensors; Optical switches; Pipelines; Routing; Table lookup; Throughput;
Conference_Titel :
Optical Internet (COIN), 2012 10th International Conference on
Conference_Location :
Yokohama, Kanagawa
Print_ISBN :
978-1-4673-1654-5