DocumentCode
568583
Title
Binary Difference Based Test Data Compression for NoC Based SoCs
Author
Chaki, Sanga ; Giri, Chandan ; Rahaman, Hafizur
Author_Institution
Dept. of Inf. Technol., Bengal Eng. & Sci. Univ., Shibpur, India
fYear
2012
fDate
19-21 Aug. 2012
Firstpage
114
Lastpage
119
Abstract
The scaling of microchip technologies has enabled large scale and very complex systems-on-chip (SoC). The high-performance, flexible, scalable, simple to design and power efficient interconnection network, called the Network-on-chip (NoC), permits the system components to communicate effectively. This communication structure needs to be tested for correctness, which requires handling huge volume of test data. Thus, test data compression has now become essential to reduce test costs. It reduces test data volume which in turn decreases testing time. This work presents a new test data compression method based on binary difference and the corresponding decompression architecture. The major advantages of this compression technique include very high compression ratio, and a low-cost on-chip decoder. The effectiveness of the proposed approach is demonstrated by applying it to the full scan test data set of ISCAS´89 benchmark circuits.
Keywords
data compression; integrated circuit testing; network-on-chip; ISCAS´89 benchmark circuits; NoC; SoC; binary difference based test data compression; low-cost on-chip decoder; microchip technologies; network-on-chip; system-on-chip; test data volume; Computer architecture; Encoding; System-on-a-chip; TV; Test data compression; Testing; Vectors; NoC and SoC testing; Test Data Compression;
fLanguage
English
Publisher
ieee
Conference_Titel
VLSI (ISVLSI), 2012 IEEE Computer Society Annual Symposium on
Conference_Location
Amherst, MA
ISSN
2159-3469
Print_ISBN
978-1-4673-2234-8
Type
conf
DOI
10.1109/ISVLSI.2012.26
Filename
6296458
Link To Document