DocumentCode
568598
Title
Parametric Hierarchy Recovery in Layout Extracted Netlists
Author
Lee, John ; Gupta, Puneet ; Pikus, Fedor
fYear
2012
fDate
19-21 Aug. 2012
Firstpage
332
Lastpage
337
Abstract
Modern IC design flows depend on hierarchy to manage the complexity of large-scale designs, however, due to the increased impact of long-range layout context on device behavior, extraction tools flatten these designs. As a result, in post-layout extraction, the hierarchy is lost and the designs are flattened, increasing both the size of the design database, and the amount of runtime that is needed to process these designs. In this paper, the idea of parametric hierarchy recovery is proposed that takes net lists extracted from the design layout, and recovers their hierarchical structure while preserving parametric accuracy. This decreases the size of the netlist and enables the use of hierarchical comparison methods and analysis. Our experiments show that in physical verification this method leads to a 70% reduction in runtime on average without any parametric error. Furthermore, this method can be used to provide tractable timing and power analysis that utilizes detailed transistor information in the presence of systematic layout-dependent variation.
Keywords
digital integrated circuits; integrated circuit layout; IC design layout; digital integrated circuits; hierarchical structure; layout extracted netlists; parametric error; parametric hierarchy recovery; power analysis; systematic layout-dependent variation; transistor information; Clustering algorithms; Layout; Lithography; Logic gates; Runtime; Timing; Transistors; ECO; gate sizing; incremental algorithms; manufacturing process changes; optimization;
fLanguage
English
Publisher
ieee
Conference_Titel
VLSI (ISVLSI), 2012 IEEE Computer Society Annual Symposium on
Conference_Location
Amherst, MA
ISSN
2159-3469
Print_ISBN
978-1-4673-2234-8
Type
conf
DOI
10.1109/ISVLSI.2012.18
Filename
6296495
Link To Document