DocumentCode
57616
Title
Eight-FinFET Fully Differential SRAM Cell With Enhanced Read and Write Voltage Margins
Author
Salahuddin, Shairfe Muhammad ; Mansun Chan
Author_Institution
Dept. of Electron. & Comput. Eng., Hong Kong Univ. of Sci. & Technol., Hong Kong, China
Volume
62
Issue
6
fYear
2015
fDate
Jun-15
Firstpage
2014
Lastpage
2021
Abstract
An eight-FinFET fully differential SRAM cell is proposed in this paper to achieve stronger data stability and enhanced write ability. The p-type transistors are used for data access during read operations and transmission gates are employed to force new data into the cell during write operations. At the nominal process corner, the proposed SRAM cell enhances the read data stability, write voltage margin, and write data transfer speed by up to 2.7×, 15.8%, and 76%, respectively, while consuming similar leakage power as compared with the previously published six-FinFET fully differential SRAM cells in 15-nm FinFET technology. Under isodata stability, the proposed SRAM cell allows the lowering of the power supply voltage by up to 44.3% as compared with the other SRAM cells that are investigated in this paper.
Keywords
MOSFET; SRAM chips; eight-FinFET fully differential SRAM cell; enhanced read and write voltage margins; isodata stability; p-type transistors; size 15 nm; Circuit stability; Delays; FinFETs; Power supplies; SRAM cells; Stability criteria; Data stability; FinFET; SRAM cell; SRAM cell.;
fLanguage
English
Journal_Title
Electron Devices, IEEE Transactions on
Publisher
ieee
ISSN
0018-9383
Type
jour
DOI
10.1109/TED.2015.2424376
Filename
7104125
Link To Document