• DocumentCode
    57688
  • Title

    Fast RC Reduction of Flip-Chip Power Grids Using Geometric Templates

  • Author

    Zhuo Feng

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Michigan Technol. Univ., Houghton, MI, USA
  • Volume
    22
  • Issue
    11
  • fYear
    2014
  • fDate
    Nov. 2014
  • Firstpage
    2357
  • Lastpage
    2365
  • Abstract
    Realizable power grid reduction becomes a key to efficient design and verification of nowadays large-scale power delivery networks. Existing state-of-the-art realizable reduction techniques for interconnect circuits, such as the TICER algorithm, cannot be well suited for effective power grid reductions, since reducing the mesh-structured power grids by TICER´s nodal elimination scheme may introduce excessive number of new edges in the reduced grids that can be even harder to solve than the original grid due to the drastically increased sparse matrix density. In this paper, we present a novel geometric template-based reduction technique for reducing large-scale flip-chip power grids. Our method first creates geometric template according to the original power grid topology and then performs novel iterative grid corrections to improve the accuracy by matching the electrical behaviors of the reduced template grid with the original grid. In addition, a multilevel grid correction scheme has been proposed to achieve faster convergence during the grid reduction process, which allows for effectively handling very large-scale power grids with millions of parasitics components and thousands of ports. Our experimental results show that the proposed reduction method can reduce industrial power grid designs by up to 95% with a very satisfactory solution quality obtained in dc and transient analysis.
  • Keywords
    VLSI; flip-chip devices; iterative methods; network topology; transient analysis; dc analysis; fast RC reduction; flip-chip power grid reduction; geometric template-based reduction technique; iterative grid corrections; multilevel grid correction scheme; power grid topology; transient analysis; very large-scale power grids; Accuracy; Capacitors; Optimization; Power dissipation; Power grids; Resistors; Wires; Flip-chip power grid; RC parasitics reduction; RC parasitics reduction.; geometric multigrid;
  • fLanguage
    English
  • Journal_Title
    Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1063-8210
  • Type

    jour

  • DOI
    10.1109/TVLSI.2013.2290104
  • Filename
    6710139