DocumentCode
584277
Title
Reduced-Complexity Transition-Fault Test Generation for Non-scan Circuits through High-Level Mutant Injection
Author
Guarnieri, Valerio ; Fummi, Franco ; Chakrabarty, Krishnendu
Author_Institution
Dept. of Comput. Sci., Univ. of Verona, Verona, Italy
fYear
2012
fDate
19-22 Nov. 2012
Firstpage
302
Lastpage
307
Abstract
The increasing prevalence of timing-related failures in integrated circuits makes delay-fault test generation extremely important in the design flow. However, delay test generation is a complex and computational-intensive activity, and it is feasible relatively later in the design process because of the need for low-level implementation details. In contrast, TLM system models are available from the early phases of the design process, but they lack the low-level details needed for delay test generation. In this paper, we first propose a high-level fault model capable of representing transition delay faults at TLM through mutation analysis. We then propose a test-generation methodology centered around this fault model. Its purpose is to reduce the complexity of test generation for transition delay faults for non-scan circuits. This is achieved by exploiting TLM simulation speed and early availability of TLM models in the design process. Experimental results highlight the effectiveness of the proposed methodology by achieving a speedup in CPU time in the range of one order of magnitude, and a 10% average increase in fault coverage.
Keywords
fault diagnosis; integrated circuit testing; timing circuits; TLM system model; delay-fault test generation; high-level fault model; high-level mutant injection; integrated circuit; nonscan circuit; reduced-complexity transition fault test generation; timing-related failure; Automatic test pattern generation; Circuit faults; Delay; Integrated circuit modeling; Logic gates; Time domain analysis; Time varying systems; TLM; Transition fault; delay test generation; fault modeling; mutation analysis; test pattern reuse;
fLanguage
English
Publisher
ieee
Conference_Titel
Test Symposium (ATS), 2012 IEEE 21st Asian
Conference_Location
Niigata
ISSN
1081-7735
Print_ISBN
978-1-4673-4555-2
Electronic_ISBN
1081-7735
Type
conf
DOI
10.1109/ATS.2012.47
Filename
6394220
Link To Document