DocumentCode :
586881
Title :
A design flow to maximize yield/area of physical devices via redundancy
Author :
Mirza-Aghatabar, M. ; Breuer, M.A. ; Gupta, Suneet K.
Author_Institution :
Ming Hsieh Dept. of Electr. Eng., Univ. of Southern California, Los Angeles, CA, USA
fYear :
2012
fDate :
5-8 Nov. 2012
Firstpage :
1
Lastpage :
10
Abstract :
This paper deals with using redundancy to maximize the number of “workable” die one can produce from a silicon wafer. When redundant modules are used to enhance yield, several issues need to be addressed, such as power, performance degradation, testability, area, and partitioning the original logic design into modules. The focus of this paper is on the long ignored issue of partitioning and clustering to form modules that are to be replicated. For this purpose we propose a design flow with two phases. The first phase consists of a partitioning process that generates all combinational logic blocks (CLBs) of a given logic circuit. CLB partitioning addresses design and test constraints such as timing closure and testing complexity, by using redundancy at finer levels of granularity. In the second phase we carry out an overall optimization of the generated CLBs to find the optimal level of granularity for replication to maximize yield/area. Using a real design (OpenSPARC T2) and defect densities projected in the near future, the experimental results show that the output of our design flow outperforms the traditional redundant design with spare core, e.g. we achieved 1.1 to 13.3 times better yield/area as a function of defect density.
Keywords :
logic circuits; logic design; logic testing; optimisation; CLB partitioning; OpenSPARC T2; combinational logic blocks; defect density; design flow; logic circuit; logic design; optimization; partitioning process; performance degradation; physical devices; redundant modules; spare core; test constraints; testing complexity; timing closure; workable die; Circuit faults; Logic circuits; Logic gates; Optimization; Redundancy; Registers; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference (ITC), 2012 IEEE International
Conference_Location :
Anaheim, CA
ISSN :
1089-3539
Print_ISBN :
978-1-4673-1594-4
Type :
conf
DOI :
10.1109/TEST.2012.6401582
Filename :
6401582
Link To Document :
بازگشت